

# **INSTRUCTIONS**

GEK-45428

STATIC AUXILIARY

LOGIC RELAY

TYPE SLA54B

POWER SYSTEMS MANAGEMENT DEPARTMENT

GENERAL ES ELECTRIC

PHILADELPHIA, PA.

## CONTENTS

|                                 | Page    |
|---------------------------------|---------|
| DESCRIPTION                     | <br>. 3 |
| APPLICATION                     | <br>. 3 |
| RATINGS                         | <br>. 3 |
| BURDENS                         | <br>. 4 |
| OPERATING PRINCIPLES            | <br>. 4 |
| A. LOGIC CIRCUIT                |         |
| B. CONTACT CONVERTERS           | <br>. 4 |
| C. DATA MONITORING POINTS       | <br>. 4 |
| D. CHANNEL INTERFACE            | <br>. 4 |
| SETTINGS                        | <br>. 5 |
| CONSTRUCTION                    | <br>. 5 |
| RECEIVING, HANDLING AND STORAGE | <br>. 5 |
| TEST INSTRUCTIONS               | <br>. 6 |
| CAUTION                         | <br>. 6 |
| A. GENERAL                      | <br>. 6 |
| B. OPERATIONAL CHECKS           | <br>. 6 |
| C. TEST CARD ADAPTER            | <br>. 6 |
| D. TIMER ADJUSTMENTS AND TESTS  | <br>. 6 |
| E. CONTACT CONVERTER TESTS      |         |
| F. ISOLATION INTERFACE TESTS    |         |
| G. OVERALL EQUIPMENT TESTS      | <br>. 7 |
| MAINTENANCE                     | <br>. 8 |
| A. PERIODIC TESTS               | <br>. 8 |
| B. TROUBLE SHOOTING             | <br>. 8 |
| C. SPARE PARTS.                 | 8       |

STATIC AUXILIARY

LOGIC RELAY

TYPE SLA54B

#### DESCRIPTION

The type SLA54B is a static auxiliary logic relay that was designed for use in a permissive overreaching transferred trip or directional comparison blocking scheme via a frequency shift type channel. The relay is not intended for use by itself, but rather as part of a complement of equipment that forms a complete relaying scheme.

The SLA54B relay is packaged in a four rack unit (1 R.U. = 1 3/4") enclosed metal case suitable for mounting in a 19 inch rack. The outline and mounting dimensions are shown in Figure 1. The internal connections for the relay are shown in Figure 2. The component and card locations are shown in Figure 3.

#### APPLICATION

The SLA54B relay is a static auxiliary logic relay that was designed to operate in a permissive over-reaching transferred trip or directional comparison unblocking scheme via a frequency shift type channel. Appropriate phase and ground relays of the type SLY and SLYG plus a suitable type SSA power supply, a type SLC overcurrent relay, and an auxiliary output and tripping relay of the type SLAT are required to complete the scheme.

In addition to the basic logic that is required for implementation of the scheme, certain optional features are also available. For example, out-of-step blocking and out-of-step tripping logic can be provided. Provisions are also available for the addition of direct trip phase and ground overcurrent functions. These options can be provided initially with the equipment or they can be easily added at a later date. A number of logic points are brought out of the SLA54B for monitoring via a data logging amplifier (DLA). These points are designated by the cable terminations 412-430. Also included may be a number of contact converters which are used for connecting external contact operations into compatible logic signals.

For a complete description of the application of this relay in a particular scheme, and of the options provided with the scheme, please refer to the logic option chart and the overall logic diagram and description supplied with the terminal.

#### **RATINGS**

The type SLA54B relay is designed for use in an environment where the air temperature outside the relay case does not exceed -  $20^{\circ}$ C or +65 $^{\circ}$ C.

The type SLA54B relay requires  $\pm 15$  VDC power source which can be obtained from a Type SSA power supply.

Each contact converter in this relay has a link for selecting the proper voltage for the coil circuit of the contact converter. The three possible voltages are 48 VDC, 125 VDC, and 250 VDC.

The ratings of the reed relays used for Received trip indication are listed in Table I.

These instructions do not purport to cover all details or variations in equipment nor to provide for every possible contingency to be met in connection with installation, operation or maintenance. Should further information be desired or should particular problems arise which are not covered sufficiently for the purchaser's purposes, the matter should be referred to the General Electric Company.

To the extent required the products described herein meet applicable ANSI, IEEE and NEMA standards; but no such assurance is given with respect to local codes and ordinances because they vary greatly.

#### TABLE I

#### ABSOLUTE MAXIMUM RATINGS

100VA Resistive Interruption
35VA Inductive\* Capacity
3 Amperes Make & Carry Continuous
3 Amperes Make & Carry Short Time

\* The inductive rating is based on the inductance of a coil having a  $X_1/R$  ratio of 3 to 1.

#### **BURDENS**

The SLA54B relay presents a burden of 300ma to the +15 VDC supply and 20 ma to the -15 VDC supply of the type SSA power supply.

Each contact converter, when energized, will draw approximately 10 ma from the station battery, regardless of tap setting.

### OPERATING PRINCIPLES

#### A. LOGIC CIRCUIT

The functions of the type SLA54B relay involve basic logic (AND, OR, and NOT) where the presence or absence of signals, rather than their magnitude, controls the operation. Signals are measured with respect to a reference bus accessible at TP1. In general, a signal below 1 VDC represents an OFF or LOGIC ZERO condition; an ON or LOGIC ONE condition is represented by a signal of approximately +15 VDC.

The symbols used on the internal connection diagram (Figure 2) are explained by the legend shown in Figure 4.

The matrix block options shown in the internal connections of the SLA54B relay are provided at the factory. The connections are shown on the associated overall logic and are listed on the associated option chart. A typical option chart is shown in Figure 5.

#### B. CONTACT CONVERTERS

The purpose of this function is to convert a contact operation into a signal that is compatible with the logic circuit of the Type SLA54 relay. The contact converters are labeled CC1 through CC6. Refer to the logic description for the particular scheme for information concerning the use of each contact converter.

#### C. DATA MONITORING POINTS

Optional Data Monitoring Points can be brought out from the matrix block to plugs mounted in available knockouts at the rear of the SLA54B relay. Each plug contains nine monitoring points and reference. The optional monitoring points on the matrix block are listed on the option chart which represents the factory wiring configuration for the relay options. Changes in selection of monitored points may be easily made, but this must be done inside the relay.

To monitor these points, an additional piece of equipment, termed a Data Logging (DLA), is required. The DLA is connected to the SLA54B relay with two 10 conductor shielded cables. These cables are not supplied unless the DLA unit is ordered.

## D. CHANNEL INTERFACE

The logic of the Type SLA54B relay includes an isolation interface (Figures 6 & 7) between the relays in the scheme and the associated channel. The circuitry of the isolation interface provides a signal path but maintains metallic isolation. This feature makes it possible to maintain isolation between the DC supply used for the relays and that employed by the channel.

#### **SETTINGS**

There are seven timers in the SLA54B that may require field adjustment.

TLl is part of the out-of-step detection scheme. This timer is used to measure the time of travel between the outer and inner characteristic. An out-of-step condition will be detected when TLl and the C/l6 timer in the associated SLY are adjusted properly.

TL2 provides the necessary coordination to prevent relay false tripping which might otherwise result from a current reversal during the clearing of a parallel line fault. This timer can be bypassed by jumpers if not required.

TL3 forms part of the "b" switch keying with repeat circuitry. This timer is factory set to the times shown on the logic diagram and should not require further adjustment.

TL4 is the zone two backup timer (TU2). This timer must be set such that coordination with corresponding phase and ground zone 1 protection is obtained. This timer is an optional feature.

TL5 is part of the out-of-step tripping logic. This timer is factory set to the times shown on the logic diagram and should not require further adjustment.

TL6 is the trip integrating timer. The pickup delay provides coordination between the receiver input and the MT input to the comparer AND 9. The reset delay continues keying the transmitter to insure that remote relay has ample time to operate.

TL7 is used to coordinate the operation of the circuit breaker "b" switch with the operation of the main poles of the breaker for keying the channel transmitter. This timer is an optional feature.

Further details for setting these timers can be found in the logic description provided with each static relaying scheme.

## CONSTRUCTION

The SLA54B relay is packaged in an enclosed metal case with hinged front covers and removable top cover. The outline and mounting dimensions of the case and the physical location of the components are shown in Figures 1 and 3 respectively.

The SLA54B relay contains printed circuit cards identified by a code number such as All7, TlO2, LlO4, where A designates auxiliary function, T designates time delay function, and L designates logic function. The printed circuit cards plug in from the front of the unit. The sockets are marked with letter designations or "addresses" (D, E, F, etc.) which appear on the guide strips in front of each socket, on the component location drawing, on the internal connection diagram and on the printed circuit card. The test points (TP1, TP2, etc.) shown on the internal connection diagram are connected to instrument jacks on a test card in positions T & AT with TP1 at the top of the AT card. TP10 is tied to +15 VDC through a 2.2K resistor. This resistor limits the current when TP10 is used to supply a logic signal to a card.

The logic options are selected by means of taper tip jumpers and matrix blocks. These matrix blocks are located in the rear of the unit as shown in Figure 3. The red (R), green (G), orange (Or.), violet (V), and white (W) matrix blocks each have 20 individual matrix points. The yellow (Y) block has 20 points which are grouped in 10 common points; 1 to 10 are tied to +15 VDC, 11 to 20 are tied to reference. There are two yellow blocks in the SLA54B. The connections to both are identical and the option connections are interchangeable .

#### RECEIVING, HANDLING AND STORAGE

The SLA54B relay will normally be supplied as a part of a static relay equipment, mounted in a rack or cabinet with other static relays and test equipment. Immediately upon receipt of a static relay equipment, it should be unpacked and examined for any damage sustained in transit. If injury or damage resulting from rough handling is evident, file a damage claim at once with the transportation company and promptly notify the nearest General Electric Sales Office.

Reasonable care should be exercized in unpacking the equipment. If the equipment is not to be installed immediately, it should be stored indoors in a location that is free from moisture, dust metallic chips, and severe atmospheric contaminants.

Just prior to final installation the shipping support bolt should be removed from each side of all relay units to facilitate possible future unit removal for maintenance. These shipping support bolts are approximately 8 inches back from the relay front panel. WARNING: STATIC RELAY EQUIPMENT, WHEN SUPPLIED IN SWING RACK CABINETS, SHOULD BE SECURELY ANCHORED TO THE FLOOR OR TO THE SHIPPING PALLET TO PREVENT THE EQUIPMENT FROM TIPPING OVER WHEN THE SWING RACK IS OPENED.

#### TEST INSTRUCTIONS

#### CAUTION

THE LOGIC SYSTEM SIDE OF THE DC POWER SUPPLY USED WITH MOD 111 STATIC RELAY EQUIPMENT IS ISOLATED FROM GROUND. IT IS A DESIGN CHARACTERISTIC OF MOST ELECTRONIC INSTRUMENTS THAT ONE OF THE SIGNAL INPUT TERMINALS IS CONNECTED TO INSTRUMENT CHASSIS. IF THE INSTRUMENT USED TO TEST THE RELAY EQUIPMENT IS ISOLATED FROM GROUND, ITS CHASSIS MAY HAVE AN ELECTRICAL POTENTIAL WITH RESPECT TO GROUND. THE USE OF A TEST INSTRUMENT WITH A GROUNDED CHASSIS WILL NOT AFFECT THE TESTING OF THE EQUIPMENT. HOWEVER, A SECOND GROUND CONNECTION TO THE EQUIPMENT, SUCH AS A TEST LEAD INADVERTENTLY DROPPING AGAINST THE RELAY CASE, MAY CAUSE DAMAGE TO THE LOGIC CIRCUITRY. NO EXTERNAL TEST EQUIPMENT SHOULD BE LEFT CONNECTED TO THE STATIC RELAYS WHEN THEY ARE IN PROTECTIVE SERVICE, SINCE TEST EQUIPMENT GROUNDING REDUCED THE EFFECTIVENESS OF THE ISOLATION PROVIDED.

IF THE SLA54B RELAY THAT IS TO BE TESTED IS INSTALLED IN AN EQUIPMENT WHICH HAS ALREADY BEEN CONNECTED TO THE POWER SYSTEM, DISCONNECT THE OUTPUTS IN THE ASSOCIATED TYPE SLAT RELAY FROM THE SYSTEM DURING TEST.

#### A. GENERAL

The SLA54B relay is supplied from the factory either as a separate unit, or mounted in a static relay equipment associated with measuring relays, a Type SSA power supply, and some form of channel equipment. All relay units for a given terminal of static relaying equipment are tested together at the factory and each unit will have the same summary number stamped on its nameplate.

In general, when a time range is indicated on the internal connection diagram, the timer has been factory set at a mid-range value. Timers should be set for the operating or reset times indicated on the associated overall logic diagram. Where a time range is indicated on the overall logic diagram, the timer should be set for the value recommended for that function in the descriptive writeup accompanying the overall logic diagram. Where a setting depends upon conditions encountered on a specific application, that is so stated and the factors influencing the choice of setting are described. The procedure for checking and setting the timers is described in a later section.

### B. OPERATIONAL CHECKS

Operation of the SLA54B unit can be checked by observing the signals at the twenty test points (TP1 to TP20), or by observing the output functions in the associated type SLAT tripping relay. The test points are located on two test cards in position T and AT, and are numbered 1 to 20 from top to bottom. TP1 is the reference bus for the logic circuit; TP10 is at +15 VDC, and TP2 is at -15 VDC. The remaining points are located at various strategic points throughout the logic as shown on the internal connection diagram (Figure 2). Test point voltages can be monitored with a portable high impedance voltmeter, the voltmeter on the test panel of the associated equipment, or an oscilloscope.

#### C. TEST CARD ADAPTER

The test card adapter provides a convenient means of gaining access to any pin of a particular card. Detailed information on the use of the test adapter card is included in the card instruction book GEK-34158.

#### D. TIMER ADJUSTMENTS AND TESTS

When the time-delay cards are to be adjusted or checked, an oscilloscope that can display two traces simultaneously and that has a calibrated horizontal sweep, should be used.

In order to test the time cards it is necessary to remove the card ahead of the timer (see Table 2) and to place the timer card in a card adapter. The card adapter allows access to the input and output of the timer if they are not brought out on test points. The timer test circuit is shown in Figure 8. Opening the N.C. contact causes the output to step up to +15 VDC after the pickup delay of the timer. To increase the pickup time turn the upper potentiometer on the timer card clockwise; to decrease the time turn it counter-clockwise. Closing the contact causes the timer output to drop out after the reset time delay setting of card. If the timer card is provided with a variable reset delay, it can be adjusted by the lower potentiometer on the timer card (CW increases reset time).

TABLE 2

| TIMER | CARD  | RANGE POSITION |    | REMOVE CARD<br>IN POSITION |  |
|-------|-------|----------------|----|----------------------------|--|
| TL1   | T1 02 | 10-80/10-80 AG |    | AF                         |  |
| *TL2  | T103  | 2-16/0 G       |    | F                          |  |
| TL3   | T102  | 10/80/10-80    | R  | Р                          |  |
| *TL4  | T104  | 0.1-2 SEC/0    | AN | АМ                         |  |
| TL5   | T105  | 1-8/10-80      | AJ | . с                        |  |
| TL6   | T118  | 1-8/10-80      | К  | J                          |  |
| *TL7  | T125  | 25-200/25-200  | AE | AC                         |  |

<sup>\*</sup> When supplied

## E. CONTACT CONVERTER TESTS

Operation of the contact converters can be checked by placing the contact converter card in a card adapter after checking that the voltage tap selected agrees with the station battery voltage. Connect the station DC through a switch to the appropriate pair of terminals of the terminal strip, AH & AJ mounted, on the rear of the relay. The terminal numbers and polarity of connections for each of the six contact converters are shown in the internal connection diagram, Figure 1. Output of the contact converter card may be monitored between pin 8 or pin 9 and pin 1 depending on which contact converter is being tested, with either a scope or a meter. Closure of the switch in the test source will provide a +15 volt DC signal at pin 8 of the card adapter.

## F. ISOLATION INTERFACE TESTS

Operation of the isolation interface can be checked without direct connections to the subassembly. External test connections are made to the pins of the Clll and Cl81 sockets mounted on the rear of the unit; see Figure 3. Logic circuit test connections are made at the socket pins of the channel control cards in positions "L" and "N".

Receiver test connections are shown in Figure 9A. For this test place the channel control card in the test adapter card to gain access to the card socket pins. Closure of the N.O. contact will simulate a received carrier signal and scope display will go from a logic "0" to a logic "1".

For the transmitter control test, remove the channel control card "L" from its socket and replace it with a test card adapter and test card to gain access to the "L" socket pins. Transmitter control test connections are shown in Figure 9B. The test contact in the open position simulates a logic "l" condition which holds off the transmitter control output of the isolation interface. Closure of the N.O. contact generates a logic "O" condition initiating a transmitter control output producing a 5-6 volt DC signal across the output loading resistor.

#### G. OVERALL EQUIPMENT TESTS

After the SLA54B relay and the associated static relay units have been individually calibrated and tested for the desired settings, a series of overall operating circuit checks is advisable.

The elementary, overall logic, and logic description for the specific job will be useful for determining the overall operation of the scheme.

Overall equipment tests can be performed by applying AC current and voltages to the measuring units as specified in the instruction book for the measuring units and checking that proper outputs are obtained from the associated SLAT when the measuring units operate.

## MAINTENANCE

#### A. PERIODIC TESTS

It should be sufficient to check the outputs produced at test points in the SLA54B relay when periodic calibration tests are made on the associated measuring units, for example, the phase and ground relays in line relaying scheme. No separate periodic tests on the SLA54B itself should be required.

#### B. TROUBLE SHOOTING

In any trouble shooting of equipment, it should first be established which unit is functioning incorrectly. The overall logic diagram supplied with the equipment shows the combined logic of the complete equipment and the various test points in each unit. By signal tracing, using the overall logic diagram and the various test points, it should be possible to quickly isolate the trouble.

A test adapter card is supplied with each static relay equipment to supplement the pre-wired test points on the test cards. Use of the adapter card is described in the card instruction book GEK-34158.

A dual-trace oscilloscope is a valuable aid to detailed trouble shooting, since it can be used to determine phase shift, operate and reset times as well as input and output levels. A portable dual-trace oscilloscope with a calibrated sweep and trigger facility is recommended.

#### C. SPARE PARTS

To minimize possible outage time, it is recommended that a complete maintenance program should include the stocking of at least one spare card of each type. It is possible to replace damaged or defective components on the printed circuit cards, but great care should be taken in soldering so as not to damage or bridge-over the printed circuit busses, or overheat the semiconductor components. The repaired area should be recovered with a suitable high-dielectric plastic coating to prevent possible breakdowns across the printed busses due to moisture and dust. The wiring diagrams for the cards in the SLA54B relay are included in the card book GEK-34158.



FIG. 1 (0227A20370) OUTLINE AND MOUNTING DIMENSIONS







FIG. 3 (0257A6289-0)COMPONENT LOCATION DIAGRAM



FIG. 4 (0227A2047-0)LOGIC AND INTERNAL CONNECTION DIAGRAM LEGEND

# PL= CABLE PLUG

73

## (5)=LOGIC FUNCTION CARD PIN NUMBER

| MATRIX<br>JUMPE | BLOCK<br>RS | LOGIC FU  | NCTION    |          | MATRIX<br>JUMRE | BLOCK<br>RS | LOGIC FU   | NCTION                    |
|-----------------|-------------|-----------|-----------|----------|-----------------|-------------|------------|---------------------------|
| FROM            | TO          | FROM      | ТО        |          | FROM            | TO          | FROM       | TO                        |
| V20             | W9          | AND 4(9)  | PL148     |          | PL413           | V7          |            | OR2(9)                    |
| V16             | W7          | AND 3(8)  | PLI46     |          | PL414           | V2          |            | ORI (9)                   |
| ORI7            | W 8         | TL4 (8)   | PLI47     |          | PL415           | V8.         |            | OR2(9)                    |
| RI              | R2 -        | CC5 (9)   | TL7(3)    |          | PL416           | V13         |            | OR3 (8)                   |
| RI6             | RI7         | AND12(8)  | PLI23     |          | PL417           | V17         |            | OR4 (9)                   |
| RI2             | RI3         | AND12(8)  | PLI34     |          | PL418           | V14         |            | OR3 (8)                   |
| RI8             | YII(A)      | PLI22     | REF       |          | PL419           | VI8         |            | OR4 (9)                   |
| GI              | RI5         | TLI (8)   | PLI36     |          | PL420           | RI9         |            | OR16(8)                   |
| V 5             | ٧6          | AND 1 (8) | OR 10(6)  |          | PL422           | ORI8        |            | TL4 (8)                   |
| VII             | VI2         | AND 2(9)  | OR 10(2)  |          | PL423           | G17         | ·          | AND15(8)                  |
| V4              | WI          | AND 1(8)  | PLI42     |          | PL424           | GII         |            | AMP2(7)                   |
| G2              | V3          | TLI (8)   | AND 1(5)  |          | PL425           | G12         |            | A <b>M</b> P2( <b>7</b> ) |
| V9              | Y12(A)      | AND 2(2)  | REF       |          | PL426           | Y13(B)      |            | REF                       |
| _ G3            | V15         | TLI (8)   | AND 3(5)  |          | PL427           | Y14(B)      |            | REF                       |
| V19             | Y13(A)      | AND 4(2)  | REF       |          | PL428           | Y15(B)      |            | REF                       |
| ORI3            | ORI4        | OR7 (8)   | TL4(3)    |          | PL429           | Y16(B)      |            | REF                       |
| ORI5            | ORI6        | TL4 (8)   | OR 12 (6) |          | PL430           | Y17(B)      |            | REF                       |
| V10             | W3          | AND 2 (9) | PL143     |          | R8              | W5          | AND 12 (8) |                           |
| ORI9            | OR20        | TLI (8)   | ORI3(6)   |          | G14             | Y2(A)       | AND 16(3)  | Pos                       |
| R4              | Y14 (A)     | OR13 (2)  | REF       |          |                 |             |            |                           |
| R5              | R6          | AND 8(8)  | AND13(5)  |          |                 |             |            |                           |
| RI4             | Y16(A)      | ORI8 (7)  | REF       |          |                 |             |            |                           |
| <b>G</b> 8      | Y17(A)      | ORI4 (6)  | REF.      |          |                 |             |            |                           |
| W6              | YI(A)       | PLI45     | POS       |          |                 |             |            |                           |
| WIO             | Y20(A)      | PLI49     | REF       |          |                 |             |            |                           |
| G15             | Y15(A)      | ORII (2)  | REF       | <u>.</u> |                 |             |            |                           |
| PL412           | VI          |           | ORI (9)   |          |                 |             |            |                           |



FIG. 6 (0208A5504AR-0)ISOLATION INTERFACE CIRCUIT RCVR NO. 1



FIG. 7 (0208A5504AP-1) ISOLATION INTERFACE CIRCUIT RCVR NO. 2



\* THE LEVOC STENAL AT PIN TO HAS A CURRENT LIMITING RESISTOR MOUNTED ON THE TEST CARD.

FIG. 8 (0246A7987-0)LOGIC TIMER TEST CIRCUIT



|                            | CONNECTIONS |      |          |   |                                                 |  |  |
|----------------------------|-------------|------|----------|---|-------------------------------------------------|--|--|
| TEST                       | А В         |      | CARD PIN |   | RESULTS                                         |  |  |
| CHANNEL STATUS RCVR NO 1   | C114        | C115 | L        | 6 | CLOSURE OF THE                                  |  |  |
| RECEIVED TRIP              | C1 16       | C117 | L        | 7 | WILL SIMULATE<br>A RCVR. INPUT<br>AND THE SCOPE |  |  |
| CHANNEL STATUS RCVR NO 2   | C184        | C185 | N        | 7 | DISPLAY WILL<br>GO FROM LOGIC                   |  |  |
| RECEIVED TRIP<br>RCVR NO 2 | C186        | C187 | N        | 8 | "O" TO LOGIC" 1"                                |  |  |



FIG. 9 (0257A8707-0) ISOLATION INTERFACE TEST CONNECTIONS