

AUXILIARY LOGIC RELAY

TYPE SLA51G

# CONTENTS

|                                       | PAGE        |
|---------------------------------------|-------------|
| CESCRIPTION                           | 3<br>3      |
| RATINGSBURDENS                        | 3<br>4<br>4 |
| OPERATING PRINCIPLES                  | 4           |
| A. LOGIC CIRCUITB. CONTACT CONVERTERS | 4<br>4      |
| CC1                                   | 4<br>4      |
| C. DATA MONITORING POINTS             | 4           |
| SETTINGS                              | 5<br>5<br>5 |
| RECEIVING, HANDLING AND STORAGE       | 6           |
| TEST INSTRUCTIONS - CAUTION           | 6<br>6      |
| B. OPERATIONAL CHECKS                 | 6<br>7      |
| D. TIMER ADJUSTMENTS AND TESTS        | 7<br>7      |
| E. OVERALL EQUIPMENT TESTS            | 7<br>7      |
| A. PERIODIC TESTS                     | 7           |
| B. TROUBLE SHOOTING                   | 8<br>8      |

## AUXILIARY LOGIC RELAY

### TYPE SLA51G

## DESCRIPTION

The SLA51G relay is an auxiliary logic relay designed to be used in a directional comparison ON-OFF carrier scheme. The relay contains the necessary logic to interpret output signals from associated measuring functions and translate them to an appropriate auxiliary output and tripping relay. In addition to the SLA51G relay, appropriate ground and phase relays plus a power supply and auxiliary tripping relay are required to complete a particular relaying scheme.

The type SLA51G relay is packaged in a four-rack unit enclosed metal case. The relay is suitable for mounting in a 19-inch rack and the mounting and outline dimensions are shown in Figure 3. Internal connections for the SLA51G relay are shown in Figure 1, and the component and card locations are shown in Figure 2.

# APPLICATION

The SLA51G relay is designed to operate in conjunction with appropriate phase and ground relays in a directional comparison ON-OFF blocking scheme, using either Type CS26B power line carrier or Type 30 audio tones as the pilot channel. Isolation interfacing provides the interconnection between the SLA logic and the transmitter and receiver of the pilot channel.

Protection features required in a relaying scheme often vary from scheme to scheme and it is sometimes desirable to provide certain features initially with the scheme or to provide features so that they may be added at a later date in the field. To this end, the SLA51G design has incorporated circuit flexibility to permit implementation of certain optional features. Printed circuit cards L101, L106, L110, L104, L102, T102 and T107 in Position G, J, AJ, AC, AD, AF, AE and AH respectively, shown dotted in Figure 1, are used whenever a single phase fault selector is required. Matrix blocks "R", "Y", "O", "B" and "W", each with a number of points, are provided in all SLA51G relays to permit various logic arrangements to be made simply by connecting jumper leads between appropriate points. For example, a jumper between 06 and B5 will allow the out-of-step detection option to block all pilot tripping by applying the NOT input to the appropriate AND function in the associated SLAT tripping relay. These examples can best be understood by referring to the overall logic diagram and instruction books supplied with a particular relaying scheme.

Various points in the logic can be monitored by providing jumpers from any of the available matrix points to plugs located on the rear of the SLA51G relay. The plugs may be provided initially with the equipment or added at a later date. This option is further described in paragraph "C", "Data Monitoring Points", under the section headed OPERATING PRINCIPLES.

For the specific options and the logic arrangement supplied with a particular scheme, refer to the logic diagram and logic descriptive writeup supplied with that scheme. If it is desired to make logic changes at a later date, the diagrams and instruction books supplied with a particular scheme should be studied to determine the means for implementing the changes. If, after study of the diagrams, further assistance is required, contact the nearest General Electric District Sales Office.

There are no measuring functions to be set in the SLA51G relay, but certain timers are included that must be set in accordance with the demands of the particular system to be protected. Refer to the section under SETTINGS for a description of these timers and for suggestions to be used in making the settings.

These instructions do not purport to cover all details or variations in equipment nor to provide for every possible contingency to be met in connection with installation, operation or maintenance. Should further information be desired or should particular problems arise which are not covered sufficiently for the purchaser's purposes, the matter should be referred to the General Electric Company.

To the extent required the products described herein meet applicable ANSI, IEEE and NEMA standarts; but no such assurance is given with respect to local codes and ordinances because they vary greatly.

## RATINGS

The type SLA51G relay is designed for use in an environment where the air temperature outside the relay case does not vary more than  $-20^{\circ}\text{C}$  to +65.C.

The type SLA51G relay requires  $\pm 15$  volt d-c power source which can be obtained from a Type SSA power supply.

Each contact converter in this relay has a link for selecting the proper voltage for the coil circuit of the contact converter. The three possible voltages are 48 volt d-c, 125 volt d-c and 250 volt d-c.

### **BURDENS**

The SLA51G relay presents a burden of 300 ma to the +15 volt d-c supply of the Type SSA power supply, and about 40 ma to the -15 volt d-c supply.

Each contact converter, when energized, will draw approximately 10 milliamperes from the station battery, regardless of tap setting.

# OPERATING PRINCIPLES

# A. LOGIC CIRCUIT

The functions of the type SLA51G relay involve basic logic (AND, OR, AND NOT) where the presence or absence of signals, rather than their magnitude, controls the operation. Signals are measured with respect to a reference bus accessible at TP1. In general, a signal below 1 volt d-c represents an OFF or LOGIC ZERO condition; an ON or LOGIC ONE condition is represented by a signal of 10 to 15 volt d-c.

The symbols used on the internal connection diagram (Figure 1) are explained by the legend shown in Figure 4.

The matrix block options shown in the internal connections of the SLA51G relay are provided at the factory. The connections are shown on the associated overall logic and are listed on the associated option chart. A sample option chart for the Type SLA51G relay is shown in Figure 5.

# B. CONTACT CONVERTERS

The purpose of this function is to convert a contact operation into a signal that is compatible with the logic circuit of the Type SLA51G relay. These contact converters, which are labeled CCl and CC2 have a non-adjustable 4-millisecond pickup delay.

CCI

Contact converter 1 is energized by an external contact to stop all carrier transmission.

CC2

Contact converter 2, when energized, prevents relay carrier tripping and relay control of carrier but permits auxiliary control of carrier.

#### C. DATA MONITORING POINTS

Optional data monitoring points can be brought out from the matrix block to plugs mounted in available knockouts at the rear of the SLA51G relay. Each plug contains nine monitoring points and reference. When ordered, the selected monitoring points on the matrix block are listed on the option chart which represents the factory wiring configuration for the relay options. Changes in selection of monitored points may be easily made, but this must be done inside the relay. If monitoring points are not ordered, they may be provided at a later date by adding the cable plug(s) and associated wiring as required.

To monitor these points an additional piece of equipment termed a Data Logging Amplifier (DLA) is required.

## D. CHANNEL INTERFACE

The logic of the type SLA51G relay includes an isolation interface (Figure 6) between the relays in the scheme and the associated channel. The circuitry of the isolation interface provides a signal path but maintains metallic isolation. This feature makes it possible to maintain isolation between the DC supply used for the relays and that employed by the channel. All outputs from the isolation interface circuits are 5 volt d-c 20 milliamperes maximum.

# SETTINGS

There are six timers in the SLA51G that may require field adjustment.

# TL1 (A/40)

The TL1 timer, Pos. "E", is part of the out-of-step detection scheme. This timer has a pickup range of 10-80 milliseconds and a similar drop-out range. In a typical directional comparison relaying scheme the drop-out time is factory set to 40 milliseconds The pick-up time should be field set to anywhere between 2-4 cycles depending on the application.

# TL2 (4/0)

This timer, Pos. "F", is normally not supplied with the relay. In its place, a jumper card is used to short pins 3 and 8 together. When coordination with an electromechanical relay on the other end of the line is required, this timer should replace the jumper card. A typical pickup setting should be 4 milliseconds with a drop-out time of zero.

# TL3 (25/35)

The TL3 timer, Pos. "M", is part of the transient blocking circuit. This timer has a pickup range of 10-80 milliseconds and a similar drop-out range. This timer is factory set to pick up at 25 milliseconds and drop out at 35 milliseconds when the SLA51G is supplied as part of a protective relaying scheme.

# TL4 (3/50)

The TL4 timer, Pos. "S", is part of the comparer-integrator circuit. This timer has a pickup range of 1-8 milliseconds and a drop-out range of 10-80 milliseconds. This timer is factory set to pick up at 3 milliseconds and drop out at 50 milliseconds when the SLA51G is part of a protective relaying scheme. The TL4 timer is provided with a fast reset d-c supervision to prevent operations on application or removal of d-c power.

# TL5 and TL6 (10-40/70, 10-32/70)

TL5 and TL6 are part of the logic circuit which initiates reclosing following single phase-to-ground faults and blocks reclosing on all multi-phase faults.

TL5 and TL6 have a pickup range of 10-80 milliseconds and a similar drop-out range. These timers (when supplied) are factory set to drop out at 70 milliseconds. When the SLA51G is part of a protective relaying scheme the pickup of TL5 is set by the user at a value between 10-40 milliseconds and that of TL6, between 10-32 milliseconds.

For further details concerning these timers, set the logic description provided with each static relaying scheme.

# CONSTRUCTION

The SLA51G relay is packaged in an enclosed metal case with hinged front covers and removable top cover. The outline and mounting dimensions of the case and the physical location of the components are shown in Figures 3 and 2 respectively.

The SLA51G relay contains printed circuit cards identified by a code number such as A112, T102, L104 where A designates auxiliary function, T designates time-delay function, and L designates logic function. The printed circuit cards plug in from the front of the unit. The sockets are marked with letter designations or "addresses" (D, E, F, etc.) which appear on the guide strips in front of each socket, on the component location drawing, on the internal connection diagram and on the printed circuit card. The test points (TPI,

TP2, etc.) shown on the internal connection diagram are connected to instrument jacks on a test card in position T or AT with TP1 at the top of the AT card. TP10 is tied to +15 volt d-c through a 1.5K resistor. This resistor limits the current when TP10 is used to supply a logic signal to a card.

Other logic options are selected by means of taper tip jumpers and matrix blocks. These matrix blocks are located in the rear of the unit as shown in Figure 2. The orange (0) matrix blocks has ten points in two 5-point common groups. The black (B) matrix block has 20 individual matrix points. The red (R) block has 20 points which are grouped in pairs. The yellow (Y) block has 20 points which are grouped in 10 common points; 1 to 10 are tied to +15 volt d-c, 11 to 20 are tied to reference. The white (W) matrix block has twenty individual matrix points. A tool for inserting and removing the taper tip jumpers is supplied with each relay.

# RECEIVING, HANDLING AND STORAGE

The SLA51G relay will normally be supplied as a part of a static relay equipment, mounted in a rack or cabinet with other static relays and test equipment. Immediately upon receipt of a static relay equipment, it should be unpacked and examined for any damage sustained in transit. If injury or damage resulting from rough handling is evident, file a damage claim at once with the transportation company and promptly notify the nearest General Electric Sales Office.

Reasonable care should be exercised in unpacking the equipment. If the equipment is not to be installed immediately, it should be stored indoors in a location that is free from moisture, dust, metallic chips, and severe atmospheric contaminants.

Just prior to final installation the shipping support bolt should be removed from each side of all relay units, to facilitate possible future unit removal for maintenance. These shipping support bolts are approximately eight inches back from the relay front panel. Static relay equipment, when supplied in swing rack cabinets, should be securely anchored to the floor or to the shipping pallet to prevent the equipment from tipping over when the swing rack is opened.

# TEST INSTRUCTIONS

## CAUTION

IF THE SLASIG RELAY THAT IS TO BE TESTED IS INSTALLED IN AN EQUIPMENT WHICH HAS AL-READY BEEN CONNECTED TO THE POWER SYSTEM, DISCONNECT THE OUTPUTS IN THE ASSOCIATED TYPE SLAT RELAY FROM THE SYSTEM.

## A. GENERAL

The SLA51G relay is supplied from the factory either mounted in a static relay equipment or as a separate unit associated with measuring relays, a Type SSA power supply. and some form of channel equipment. All relay units for a given terminal of static relaying equipment are tested together at the factory, and each unit will have the same summary number stamped on its nameplate.

In general, when a time range is indicated on the internal connection diagram, the timer has been factory set at a mid-range value. Timers should be set for the operating or reset times indicated on the associated overall logic diagram. Where a time range is indicated on the overall logic diagram, the timer should be set for the value recommended for that function in the descriptive writeup accompanying the overall logic diagram. Where a setting depends upon conditions encountered on a specific application, that is so stated and the factors influencing the choice of setting are described. The procedure for checking and setting the timers is described in a later section.

# B. OPERATIONAL CHECKS

Operation of the SLA51G unit can be checked by observing the signals at the twenty test points (TP1 to TP20) in the SLA51G or by observing the cutput functions in the associated Type SLAT tripping relay. The test points are located on two test cards in positions T and AT, and are numbered 1 to 20 from top to bottom. TP1 is the reference bus for the logic circuit; TP10 is at +15 volt d-c, and TP2 is at -15 volt d-c. The remaining points are located at various strategic points throughout the logic as shown on the internal connection

diagram (Figure 1). Test point voltages can be monitored with a portable high impedance voltmeter, the voltmeter on the test panel of the associated equipment, or an oscilloscope.

# C. TEST CARD ADAPTER

The test card adapter provides a convenient means of gaining access to any pin of a particular card. Detailed information on the use of the test adapter card is included in the card instruction book GEK-34158.

# D. TIMER ADJUSTMENTS AND TESTS

When the time-delay cards are to be adjusted or checked, an oscilloscope that can display two traces simultaneously and that has a calibrated horizontal sweep should be used.

In order to test the time cards it is necessary to remove the card previous to the timer (see Table 1) and to place the timer card in a card adapter. The card adapter allows access to the input and output of the timer if they are not brought out on test points. The timer test circuit is shown in Figure 7. Opening the normally closed contact causes the output to step up to +15 volt d-c after the pickup delay of the timer. To increase the pickup time turn the upper potentiometer on the timer card clockwise; to decrease the time turn it counterclockwise. Closing the contact causes the time output to drop out after the reset time-delay setting of card. If the timer card is provided with a variable reset delay, it can be adjusted by the lower potentiometer on the timer card (clockwise increases reset time).

TABLE I

| Timer Under Test       | Location | Remove Card<br>in Location |
|------------------------|----------|----------------------------|
| T102 (A/40) - TL1      | E        | С                          |
| T103 (4/0) - TL2       | F        | D                          |
| T117 (25/35) - TL3     | М        | L                          |
| T118 (3/50) - TL4      | s        | R*                         |
| T102 (10-40/70) - TL5# | AE       | Plug Cl31                  |
| T117 (10-32/70) - TL6# | АН       | AJ, AR**                   |

- \* Connect Pin 4 of Tl18 to reference and Pin 5 to +15 volt (TP10).
- \*\* Connect Pin 3 of T117 to reference.
- # When furnished.

## E. OVERALL EQUIPMENT TESTS

After the SLA51G relay and the associated static relay units have been individually calibrated and tested for the desired settings, a series of overall operating circuit checks is advisable.

The elementary, overall logic, and logic description for the specific job will be useful for determining the overall operation of the scheme.

Overall equipment tests can be performed by applying alternating current and voltages to the measuring units as specified in the instruction book for the measuring units and checking that proper outputs are obtained from the associated SLAT when the measuring units operate.

#### MAINTENANCE

## A. PERIODIC TESTS

It should be sufficient to check the outputs produced at test points in the SLASIG when periodic calibration tests are made on the associated measuring units, for example, the phase and ground relays in line relaying scheme. No separate periodic tests on the SLASIB itself should be required.





# B. TROUBLE SHOOTING

In any trouble shooting of equipment, it should first be established which unit is functioning incorrectly. The overall logic diagram supplied with the equipment shows the combined logic of the complete equipment and the various test points in each unit. By signal tracing, using the overall logic diagram and the various test points, it should be possible to quickly isolate the trouble.

# C. SPARE PARTS

To minimize possible outage time, it is recommended that a complete maintenance program should include the stocking of at least one spare card of each type. It is possible to replace damaged or defective components on the printed circuit cards, but great care should be taken in soldering so as not to damage or bridge-over the printed circuit busses, or overheat the semi-conductor components. The repaired area should be recovered with a suitable high-dielectric plastic coating to prevent possible breakdowns across the printed busses due to moisture and dust. The wiring diagrams for the cards in SLA51G relay are included in the card book GEK-34158.



FIG. 2 (257A8713-1 ) COMPONENT LOCATION DIAGRAM FOR THE SLA51G RELAY



FIG. 3 (227A2037-0 ) OUTLINE AND MOUNTING DIMENSIONS FOR THE SLA51G



FIG. 4 (227A2047-1 ) LOGIC AND INTERNAL CONNECTION DIAGRAM LEGEND

# PL= CABLE PLUG



# (5) = LOGIC FUNCTION CARD PIN NUMBER

| MATRIX<br>JUMPE | MATRIX BLOCK LOGIC FUNCTION |           | MATRIX BLOCK<br>JUMRERS               |    | LOGIC FUNCTION |     |          |          |
|-----------------|-----------------------------|-----------|---------------------------------------|----|----------------|-----|----------|----------|
| FROM            | TO                          | FROM      | TO                                    |    | FROM           | ТО  | FROM     | TO       |
| ВІ              | Y12                         | ORI (5)   | REF.                                  |    | PL418          | R2  | PL418    | PL77     |
| B2              | YII                         | AND 1(2)  | REF.                                  |    | PL419          | w   | PL419    | OR 23(9) |
| В3              | W15                         | AND2(8)   |                                       |    | PL 420         | -08 | PL420    | TL1 (8)  |
| B4              | Y13                         | OR6(6)    | REF.                                  |    |                |     |          |          |
| B5              | Y14                         | OR3(4)    | REF.                                  |    |                |     |          |          |
| 88              | R19                         | OR9(7)    | AND 3(8)                              |    |                |     |          |          |
| B14             | Y19                         | PL135     | REF.                                  |    |                |     |          |          |
| RI              | B15                         | PL77      | PL145                                 | •  |                |     |          |          |
| R3 .            | B16                         | PL74      |                                       | •  |                |     |          |          |
| R4              | W16                         | PL 74     |                                       |    |                |     |          | ļ        |
| RI3             | WIB                         | ANDI(9)   |                                       |    |                |     |          |          |
| WI              | WI4                         | OR 25 (8) |                                       | •  |                |     |          |          |
| W2              | WI3                         | TL6(8)    |                                       |    |                |     |          |          |
| W4              | YIB                         | OR22(3)   | · · · · · · · · · · · · · · · · · · · |    |                |     |          |          |
| W7              | WЗ                          | PL125     |                                       | )  |                |     |          |          |
| WII             | WIO                         | AND2(8)   |                                       | 1  |                |     |          |          |
| W12             | B12                         | OR26(9)   |                                       |    |                |     |          |          |
| W19             | W20                         |           | AND26(2                               | B. |                |     |          |          |
| 07              | В6                          | TL1(8)    | OR22(4)                               |    |                |     |          |          |
| 06              | BII                         | TL4(8)    | PL132                                 |    |                |     |          | !        |
| 016             | WI7                         | PL134     | TL5(3)                                |    |                |     | <u> </u> |          |
| PL412           | 017                         | PL412     | PL134                                 | 1  |                |     |          |          |
| PL413           | R5                          | PL413     | AMPI(7                                |    |                |     |          |          |
| PL414           | B7                          | PL414     | OR12(9)                               |    |                |     |          |          |
| PL415           | BIO                         | PL415     | OR 16(5)                              |    |                |     |          |          |
| PL416           | R7                          | PL416     |                                       |    |                |     |          |          |
| PL 417          | B19                         | PL417     | AND6(8)                               |    |                |     |          |          |



FIG. 6 (208A5504 AJ-1) ISOLATION INTERFACE CIRCUIT



\* THE 15VDC SIGNAL AT RIN 10 HAS A CURRENT LIMITING RESISTOR MOUNTED ON THE TEST CARD.

FIG. 7 (246A7987-0 ) LOGIC TIMER TEST CIRCUIT