

## AUXILIARY LOGIC AND TRIPPING UNIT TYPE SLAT61J

## GEK-65565

## CONTENTS

|                                           |                                        |                                                          |                |                                         |          |             |                   |                |                          |                                         |          |        |         |            |        |     |        |                 |         |                                       |                                       |     |     |     |   |             |     |     |             |     |                     |     |     |                                         |     |     |     |     |     |     | <u>P/</u>   | 4 G                   | _ |
|-------------------------------------------|----------------------------------------|----------------------------------------------------------|----------------|-----------------------------------------|----------|-------------|-------------------|----------------|--------------------------|-----------------------------------------|----------|--------|---------|------------|--------|-----|--------|-----------------|---------|---------------------------------------|---------------------------------------|-----|-----|-----|---|-------------|-----|-----|-------------|-----|---------------------|-----|-----|-----------------------------------------|-----|-----|-----|-----|-----|-----|-------------|-----------------------|---|
| DESC<br>APPL<br>RATI<br>BURD<br>FUNC      | IC<br>NG:<br>En:                       | A1<br>S<br>S                                             | · I            | •                                       | N<br>• • |             | •                 | •              | •                        | •                                       | •        | • •    | •       | •          | •      | • • | •      | •               | •       |                                       | • •                                   |     | •   | •   | • | • •         | • • | •   | •           | • • | •                   | •   | • • | •                                       | •   | • • | • • | •   | •   | •   |             | 3<br>3<br>4<br>4<br>4 |   |
|                                           | R R BI                                 | I<br>X<br>Z<br>D<br>C<br>C<br>C<br>C<br>C<br>C<br>A<br>A | SARC TCCCNI    | E B B B B B B B B B B B B B B B B B B B | ALCARC   | ONA         | IISEKC            | N ELEO · · · N | . R N T                  | C · I · · · · · · · · · · · · · · · · · | I F      | RC .TT | U.IULEC | A SUIR     | T PRES |     | CAI    | I R N · · · · · | RMI     |                                       | I A                                   | TRT | CE  |     |   | T R         | C   | Ü   |             |     | • • • • • • • • • • |     |     | • • • • • • • • • • • • • • • • • • • • |     |     |     |     |     | •   |             | 445555556666          |   |
| CALC                                      | JL#                                    | ١T                                                       | 10             | ON                                      | IS       | ,           | 0                 | F              | :                        | SE                                      | ET       | T      | I       | N (        | S      | ;   | •      | •               | • •     | •                                     | •                                     | •   | •   |     | • | •           | •   | • • | • •         | •   | •                   |     | •   | •                                       |     | • • | •   | •   | •   |     |             | 6                     |   |
|                                           | SY<br>PH<br>DA                         | ۱A                                                       | SI<br>A        | <br>N                                   | 10       | N           | I                 | A<br>T         | γ<br>Ο Ι                 | <i>ا</i><br>[ ۲                         | A D      | G      | U       | S 1<br>P ( | ) I    | I E | N<br>T | T<br>S          |         | •                                     | •                                     | •   | •   | • • | • | •           | •   | • • | •           | •   | •                   | • • | •   | •                                       | • • | •   | •   | •   | •   | • • |             | 6<br>6<br>7           |   |
| TARGE<br>LOGIO<br>CONST<br>RECEI<br>INSTA | RU<br>V I                              | IC<br>N                                                  | R(<br>T]<br>G, | . U                                     | H W      | T<br>A      | S<br>Ni           | Di             | <br>L ]                  | <br>[ N                                 | iĠ       | •      | Al      |            |        | s   | T      | O F             | <br>? A | G                                     | E                                     | •   | • • | • • | • | •           | •   | • • | •           | •   | • •                 | •   | •   | •                                       | • • | •   | •   | •   | • • | • • |             | 7<br>7<br>7<br>8<br>8 |   |
|                                           | CA<br>GE<br>OP<br>TE<br>TI<br>TR<br>OV | N E S M T I                                              | ERAPRA         | RATC                                    | LIAAEIL  | O<br>R<br>D | ·ND<br>DUI<br>CUE | I ALL          | <br>70<br>70<br>70<br>71 | C P                                     | ·HPE ·TM | E TIN  | CHEFTS  |            | A      | N   | D      | <br>ז           | TE.     | · · · · · · · · · · · · · · · · · · · | · · · · · · · · · · · · · · · · · · · | S   |     |     |   | • • • • • • |     | • • | • • • • • • | • • |                     |     | •   | • •                                     |     | •   | •   | • • | • • |     | 1           | 0                     |   |
| MAINT                                     | ΕN                                     | ΑI                                                       | <b>V</b> C     | Ε                                       |          | •           | • •               |                | •                        | •                                       | •        | •      |         | •          | •      | •   | •      |                 | •       | •                                     | •                                     | • • | •   | •   |   | •           | • • |     | •           |     | •                   | •   | •   |                                         |     |     |     | • • | . • | •   | 1           | 1                     |   |
|                                           | PE<br>TR<br>SP                         | U                                                        | ٦R             | L                                       | Ŀ۶       | Sł          | 1(                | )(             | ) Ţ                      | 1                                       | NΙ       | G      |         |            |        |     |        |                 |         |                                       | _                                     |     |     |     | _ | _           |     |     | _           |     | _                   |     | _   |                                         |     |     |     |     |     |     | 1<br>1<br>1 | 1                     |   |

## AUXILIARY LOGIC AND TRIPPING UNIT TYPE SLAT61J

#### DESCRIPTION

The SLAT61J relay is a static logic, output, and tripping relay intended for application in phase comparison schemes operating via a frequency shift tone channel. In addition to the SLAT61J relay, the complete relay scheme would also include an SLD phase comparison measuring unit, a power supply and the appropriate frequency-shift channel equipment.

The outputs of the SLAT61J include four electrically separate contact tripping circuits, each with an electromechanical target and a seal-in relay (some models use only two trip circuits); two electrically separate reclose initiating contacts (RI); two electrically separate breaker failure timer initiating contacts (BFI); and two electrically separate channel test auxiliary contacts (TX). The inputs to the SLAT61J are from the associated SLD relay, from the channel equipment, and from test contacts which provide means for changing the channel status for test purposes, or for checking the tripping logic.

The relay is packaged in a four rack unit enclosed metal case suitable for mounting on a 19-inch rack. The outline and mounting dimensions are shown in Fig. 1, the internal connections in Fig. 2, and the card and component locations in Fig. 3.

There are eight points in the logic which can be monitored from data monitoring points on the rear of the relay, as indicated in Fig. 2. If these points are to be monitored, a separate data logging amplifier (DLA) is required.

#### APPLICATION

The SLAT61J relay is designed for application with the appropriate SLD dual phase comparison relay and frequency shift tone channel in a permissive phase comparison scheme.

There are no measuring functions in the SLAT61J but there are four timers which require adjustment in the field. These are the symmetry adjustment (TL42 and TL52) and the phase-delay timer (TL41 and TL51). Refer to the section on **CALCULATION OF SETTINGS** for a discussion of these required settings.

Note that the BFI and TX units are reed relays, the contacts of which are not suitable for use in trip circuits. Refer to the section on RATINGS for the contact duty capability of these units.

For a complete description of the overall scheme in which the relay is to be used, refer to the overall logic diagram and its associated logic description for the specific scheme.

These instructions do not purport to cover all details or variations in equipment nor to provide for every possible contingency to be met in connection with installation, operation or maintenance. Should further information be desired or should particular problems arise which are not covered sufficiently for the purchaser's purposes, the matter should be referred to the General Electric Company.

To the extent required the products described herein meet applicable ANSI, IEEE and NEMA standards; but no such assurance is given with respect to local codes and ordinances because they vary greatly.

#### RATINGS

The Type SLAT61J relay is designed for use in an environment where the air temperature outside the relay case does not exceed minus 20°C and plus 65°C.

The Type SLAT61J relay requires a plus or minus 15 VDC power source which can be obtained from a Type SSA power supply.

The tripping circuits are rated for 48/125 or 250 VDC. Each has a 1.0 ampere series target and a 0.6 or 2.0 ampere seal-in relay. The tripping circuits are designed to carry 30 amperes for one second.

The contacts of the telephone type relays that are used for RI will make and carry three amperes continuously and will interrupt up to 0.5 ampere (inductive) at 125 VDC or up to 0.25 ampere (inductive) at 250 VDC.

The contacts of the reed relays that are used for BFI and TX functions are rated for 100 volt-amperes resistive (35 volt-amperes inductive). They will make and carry three amperes continuously.

Refer to the unit nameplate for the ratings of a particular relay.

#### BURDENS

The SLAT61J relay presents a maximum burden to the Type SSA power supply of:

245 ma from the +15 VDC supply 150 ma from the -15 VDC supply

Each contact converter, when energized, will draw approximately ten milliamperes from the station battery, regardless of tap setting.

#### **FUNCTIONS**

## TR TRIPPING RELAY

Four electrically separate normally open contacts are provided. These contacts close within four milliseconds of the time the associated coil is energized from the logic.

## SI SEAL-IN CIRCUIT

Four electrically separate normally open contacts are provided. These contacts close within 20-26 milliseconds of the time the associated coils are energized from the corresponding TR contacts. The coil has two taps, 0.6 and 2.0; it is factory set for 0.6, however, it can be field changed if necessary. The tap screw is the screw holding the right-hand stationary contact. To change the tap setting, first remove one screw from the left-hand stationary contact and place it in the desired tap. Next remove the screw from the undesired tap and place it on the left-hand stationary contact where the first screw was removed. This procedure is necessary to prevent the right-hand

stationary contact from getting out of adjustment. Screws should never be left in both taps at the same time. See Table I for ratings.

TABLE I

| SEAL-IN UNIT CHARAC                                                                                                                                                      | TERISTICS                             |                                            |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|--------------------------------------------|
| Tap DC Resistance ±10% (Ohms) Minimum Operating (Amperes) Carry Continuously (Amperes) Carry 30 Amps for (Seconds) Carry 10 Amps for (Seconds) Minimum Dropout (Amperes) | 0.6<br>0.6<br>0.9<br>0.5<br>4<br>0.15 | 2.0<br>0.175<br>2.0<br>3<br>4<br>30<br>0.5 |

#### RI RECLOSE INITIATE CIRCUIT

Two electrically separate normally open contacts are provided. These contacts close within 17 milliseconds from the time the associated coil is energized by the logic. The contacts open within 170 milliseconds from the time the coil is deenergized. The RI function uses a telephone-type relay with contact ratings stated under RATINGS.

### TX CHANNEL STATUS ALARM CIRCUIT

The TX units have four electrically separate normally open contacts which close within one-to-two milliseconds from the time the TX coil is energized by an output from the logic circuit. The contact will open in about 15 milliseconds after the associated TL46 timer is de-energized. The TX function is provided by a reed relay, with contact capability listed in the section on RATINGS.

## BFI BREAKER FAILURE INITIATE CIRCUIT

Two electrically separate normally open contacts are provided. These contacts close within two milliseconds from the time the associated coil is energized by the logic. These contacts open within two seconds from the time the coil is de-energized. The BFI function uses a reed relay with contact ratings stated under RATINGS.

#### **CONTACT CONVERTERS**

The purpose of these functions is to convert a contact operation into a signal that is compatible with the logic circuit of the Type SLAT61J relay. The contact converters have a non-adjustable four millisecond pickup delay.

#### CC1

Contact converter CC1 permits an external contact to shift the high shaft tone transmitter to the permissive frequency or hold the transmitter in the permissive mode, depending on the prior condition of the channel.

## CC2

Contact converter CC2 permits an external contact to block pilot tripping at the comparer (AND45) when the external contact is opened.

## CC3

Contact converter CC3 permits an external contact typically on a test switch to change the status of the low shift tone transmitter.

## CC4

Contact converter CC4 permits an external contact typically on a test switch to disable all output circuits.

## CHANNEL INTERFACE

The logic of the Type SLAT61J relay includes two isolation interfaces (Fig. 4) between the relays in the scheme and the associated channel. The circuitry of the isolation provides a signal path, but maintains metallic isolation. This feature makes it possible to maintain isolation between the DC supply used for the relays and that employed by the channel.

When a Logic One is applied to pin 5 of the interface, a metallically separate positive logic signal appears at pin 7 with respect to pin 8. The output from the isolation interface is a five VDC, 20 milliampere signal. Note, do not apply a Logic One to pin 5 of the interface without first removing the printed circuit card in position AL.

#### CALCULATION OF SETTINGS

The SLAT61J contains eight timers. Four of the timers are factory set and do not generally need field adjustment. The four timers that require field adjustment are the symmetry and phase-delay timers. The symmetry adjustment should be set first. However, before either setting is made, the communication equipment should be completely tested and have its final settings made.

## SYMMETRY ADJUSTMENT

This 0-3/0-3 timer is included to compensate for any asymmetry that may exist in the pickup and dropout of the channel equipment. The purpose of this setting is to assure that the near-end comparer received equal on-and-off half cycles when the transmitter at the remote end is keyed for equal on-and-off half cycles. See the section titled, SYMMETRY AND PHASE-DELAY TIMER ADJUSTMENTS, for instructions for making this setting in the field.

#### PHASE DELAY ADJUSTMENT

This 1-8/1-8 timer is intended to delay the local input to the comparer by exactly the same amount of time that it takes for the remote signal to arrive. This time is equal to the channel delay in the communication equipment plus the propagation time of the signal. This setting should be make <u>after</u> the symmetry adjustment setting discussed above.

#### GEK-65565

Because both the above timer settings are affected by service conditions, the ettings cannot be made at the factory. For instructions relating to the method of djustment, see the SYMMETRY AND PHASE DELAY TIMER ADJUSTMENTS section of this book.

## ATA MONITORING POINTS

Data monitoring points are brought out on a plug at the rear of the SLAT61J relay. he plug contains eight monitoring points and reference as shown on the overall logic liagram for the scheme. To monitor these points an additional piece of equipment, termed a data logging amplifier, is required.

#### **TARGETS**

Four electromechanical target coils are included, one in series with each tripping contact. These targets operate on one ampere of trip current when the tripping circuit basses current. The target coil resistance is 0.40 ohm.

#### LOGIC CIRCUITS

The functions of the Type SLAT61J involve basic logic (AND, OR, NOT) where the presence or absence of signals, rather than their magnitude, controls the operation. Signals are measured with respect to a reference bus accessible at TP1. In general, a signal below one VDC represents an OFF or LOGIC ZERO condition, an ON or LOGIC ONE is represented by a signal of approximately plus 15 VDC.

The symbols used on the internal connection diagram (Fig. 2) are explained by the legend shown in Fig. 5.

#### CONSTRUCTION

The SLAT61J relay is packaged in an enclosed metal case with hinged front cover and removable top cover. The outline and mounting dimensions of the case and the physical location of the components are shown in Fig. 1 and 3, respectively.

The SLAT61J relay contains printed circuit cards identified by a code number, such as: A104, T116, L106; where A designates an auxiliary function, T designates a time-delay function, and L designates a logical function. The printed circuit cards plug in from the front of the unit. The sockets are marked with letter designations or "addresses" (D, E, F, etc.) which appear on the guide strips in front of each socket, on the component location drawing, on the unit internal connection diagram, and on the printed circuit card. The test points (TP1, TP2, etc.) shown on the internal connection diagram are connected to instrument jacks on a test card in position T with TP1 at the top of the T card. TP1 is tied to reference; TP10 is tied to plus 15 VDC through a 1.5K resistor. This resistor limits the current when TP10 is used to supply a logic signal to a card.

## RECEIVING, HANDLING AND STORAGE

These relays will normally be supplied as a part of a static relay equipment, mounted in a rack or cabinet with other static relays and test equipment. Immediately upon receipt of a static relay equipment, it should be unpacked and examined for any damage sustained in transit. If injury or damage resulting from rough handling is evident, file a damage claim at once with the transportation company and promptly notify the nearest General Electric Sales Office.

Resonable care should be exercised in unpacking the equipment. If the equipment is not to be installed immediately, it should be stored indoors in a location that is free from moisture, dust, metallic chips, and severe atmospheric contaminants.

Just prior to final installation the shipping support bolt should be removed from each side of all relay units, to facilitate possible future unit removal for maintenance. These shipping support bolts are approximately eight inches back from the relay front panel. Static relay equipment, when supplied in swing rack cabinets, should be securely anchored to the floor or to the shipping pallet to prevent the equipment from tipping over when the swing rack is opened.

## **INSTALLATION TESTS**

## CAUTION

THE LOGIC SYSTEM SIDE OF THE DC POWER SUPPLY USED WITH MOD III STATIC RELAY EQUIPMENT IS ISOLATED FROM GROUND. IT IS A DESIGN CHARACTERISTIC OF MOST ELECTRONIC INSTRUMENTS THAT ONE OF THE SIGNAL INPUT TERMINALS IS CONNECTED TO THE INSTRUMENT CHASSIS. IF THE INSTRUMENT USED TO TEST THE RELAY EQUIPMENT IS ISOLATED FROM GROUND, ITS CHASSIS MAY HAVE A ELECTRICAL POTENTIAL WITH RESPECT TO GROUND. THE USE OF A TEST INSTRUMENT WITH A GROUNDED CHASSIS WILL NOT AFFECT THE TESTING OF THE EQUIPMENT. HOWEVER, A SECOND GROUND CONNECTION TO THE EQUIPMENT, SUCH AS A TEST LEAD INADVERTENTLY DROPPING AGAINST THE RELAY CASE, MAY CAUSE DAMAGE TO THE LOGIC CIRCUITRY. NO EXTERNAL TEST EQUIPMENT SHOULD BE LEFT CONNECTED TO THE STATIC RELAYS WHEN THEY ARE IN PROTECTIVE SERVICE, SINCE TEST EQUIPMENT GROUNDING REDUCES THE EFFECTIVENESS OF THE ISOLATION PROVIDED.

## GENERAL

If the SLAT61J relay that is to be tested is installed in an equipment which has already been connected to the power system, disconnect the outputs from the system before testing.

The SLAT61J relay is supplied from the factory either mounted in a static relay equipment or as a separate unit associated with measuring relays, a Type SSA power supply, and some form of channel equipment. All relay units for a given terminal of static relaying equipment are tested together at the factory, and each unit will have the same summary number stamped on its nameplate.

## OPERATIONAL CHECKS

Operation of the SLAT61J unit can be checked by observing the signals at the twenty test points (TP1 to TP20) in the SLAT61J, by observing the operation of the

ssociated channel equipment, or by observing the output functions in the associated ype SLAT tripping relay. The test points are located on the test card in position T and AT and are numbered 1 to 20 from top to bottom. TP1 is the reference bus for the ogic circuit; TP10 is plus 15 VDC. The remaining points are located at various trategic points throughout the logic as shown on the internal connection diagram (Fig. ). Test point voltages can be monitored with a portable high impedance voltmeter, the roltmeter on the test panel of the associated equipment, or an oscilloscope.

Operation of any logic function may be checked by supplying the correct inputs to the card. This is accomplished by placing the card under test in a card extender, removing the cards which normally supply the input signals, and then connecting the card inputs to either TP10 or TP1. An output should be produced when the proper combination of inputs is supplied to the card.

## **TEST CARD ADAPTER**

The test card adapter provides a convenient means of gaining access to any pin of a particular card. Detailed information on the use of the test adapter card is included in the card instruction book, GEK-34158.

## **FIMER ADJUSTMENTS AND TESTS**

When the time-delay cards are to be adjusted or checked, an oscilloscope that can display two traces simultaneously, and that has a calibrated horizontal sweep, should be used.

In order to test the timer cards it is necessary to remove the card previous to the timer (see Table II) and to place the timer card in a card adapter. The card adapter allows access to the input and output of the timer if they are not brought out on test points. The timer test circuit is shown in Fig. 6. Opening the normally closed contact causes the output to step up to plus 15 VDC after the pickup delay of the timer. To increase the pickup time, turn the upper potentiometer on the timer card clockwise; to decrease the time, turn it counterclockwise. Closing the contact causes the timer output to drop out after the reset time-delay setting of the card. If the timer card is provided with a variable reset delay, it can be adjusted by the lower potentiometer on the timer card (clockwise increases reset time).

TABLE II

| TIMER UNDER<br>TEST | POSITION | REMOVE CARD<br>IN POSITION |
|---------------------|----------|----------------------------|
| TL41                | J        | AK                         |
| TL42                | C        | AR                         |
| TL43                | N        | AL                         |
| TL44                | M        | NONE**                     |
| TL45                | L        | K                          |
| TL51                | AD       | AC                         |
| TL52                | H        | G                          |
| TL55                | D        | AE                         |

\*\*Turn power supply switch on and off

## TRIP CIRCUIT TESTS

The trip circuits and the series mechanical targets may be checked by connecting an auxiliary lockout relay, such as the Type HEA relay, in series with the tripping contact. A typical circuit is shown in Fig. 7. The HEA relay should have the same DC rating as the trip supply. If an auxiliary lock-out relay is not available, it can be replaced by a resistive load which limits the trip circuit current to three amperes.

Prior to final installation, a check of the overall trip circuit should be made with the SLAT61J trip outputs connected to trip the circuit breakers.

### OVERALL EQUIPMENT TESTS

After the SLAT61J relay and the associated static relay units have been individually calibrated and tested for the desired settings and ranges, a series of overall operating circuit checks is advisable. The elementary, overall logic and logic description for the specific job will be useful for determining the overall operation of the scheme.

Overall equipment tests can be performed by applying alternating current and voltages to the measuring units as specified in the instruction book for the measuring units and checking that proper outputs are obtained when the measuring units operate.

## SYMMETRY AND PHASE-DELAY TIMER ADJUSTMENTS

The symmetry timer (TL42, "C" and TL52, "H") and phase-delay timer (TL41, "J" and TL51, "AD") final settings must be made in the field after the transmitters, receivers and coupling equipment have been tuned and adjusted for proper sensitivity per the channel instructions. Operation of the squaring amplifier and fault detectors, FDL and FDH, are required for accomplishment of the final symmetry and phase-delay adjustments; refer to the measuring unit instruction book for the recommended procedure.

The symmetry adjustment must be accomplished prior to phase-delay adjustments as described in the measuring unit instructions. The transient blocking timer (TL43, "N") should be removed to prevent continuous channel keying when the logic trip bus is energized. Clockwise adjustment of P1 and P2 on TL42 or TL52 card, increases the pickup delay or drop-out delay, respectively. Conversely, counterclockwise adjustment reduces the respective operate times. The minimum delay on pickup which allows equal half-cycle block and trip output as measured at TP8 is the recommended final setting.

After the symmetry adjustment has been accomplished, the phase-delay adjustment is made to obtain the proper alignment of the local signal with the received signal; refer to the measuring unit instructions. Clockwise adjustment of P1 or P2 on TL41, or TL51 card, increases the pickup or drop-out delay, respectively. The final setting is the alignment of the trip attempt signal monitored at TP4 compared to the trip or block signal monitored at TP8, which is dependent upon internal or external fault simulation during the adjustment.

#### MAINTENANCE

#### PERIODIC TESTS

It should be sufficient to check the outputs produced at test points in the SLAT61J when periodic calibration tests are made on the associated measuring units, for example, the phase and ground relays in line-relaying scheme. No separate periodic tests on the SLAT61J itself should be required.

## TROUBLESHOOTING

In any troubleshooting of equipment, it should first be established which unit is functioning incorrectly. The overall logic diagram supplied with the equipment shows the combined logic of the complete equipment and the various test points in each unit. By signal tracing, using the overall logic diagram and the various test points, it should be possible to quickly isolate the trouble.

A test adapter card is supplied with each static relay equipment to supplement the prewired test points on the test cards. Use of the adapter card is described in the card instruction book, GEK-34158.

A dual trace oscilloscope is a valuable aid to detailed troubleshooting, since it can be used to determine phase shift, operate and reset times, as well as input and output levels. A portable dual-trace oscilloscope with a calibrated sweep and trigger facility is recommended.

#### SPARE PARTS

To minimize possible outage time, it is recommended that a complete maintenance program should include the stocking of a least one spare card of each type. It is possible to replace damaged or defective components on the printed circuit cards, but great care should be taken in soldering so as not to damage or bridge-over the printed circuit buses, or overheat the semiconductor components. The repaired area should be recovered with a suitable high-dielectric plastic coating to prevent possible breakdowns across the printed buses due to moisture and dust. The wiring diagrams for the cards in the SLAT61J relay are included in the card book GEK-34158.



Fig. 1 (0227A2037-0) Outline and Mounting Dimensions for the Type SLAT61J Relay



Fig. 2 (0172C5178-0) Internal Connections for the Type SLAT61J Relay





\* SEE INTERNAL FOR CARD IDENTIFICATION (017205178)

Fig. 3 (0285A5608-0) Component Locations for the Type SLAT61J Relay



Fig. 4 (0208A5504-1, AL) Isolation Interface Connection Diagram



Fig. 5 (0227A2047-1) Logic and Internal Connection Diagram Legend



\* THE 15VDC SIGNAL AT PIN 10 HAS A CURRENT LIMITING RESISTOR MOUNTED ON THE TEST CARD.

Fig. 6 (0246A7987-0) Logic Timer Test Circuit



Fig. 7 (0275A1318-0) Typical Trip Circuit Test Connections for Relays with Trip Contacts

| : |  |  |  |  |
|---|--|--|--|--|
|   |  |  |  |  |
| - |  |  |  |  |
| - |  |  |  |  |
|   |  |  |  |  |
|   |  |  |  |  |
|   |  |  |  |  |

# GENERAL ELECTRIC COMPANY POWER SYSTEMS MANAGEMENT BUSINESS DEPT. PHILADELPHIA, PA. 19142

